Rev. 3.0, 03/01, page 97 of 390
9.2.7
TIRR: Timer Interrupt Request Register
The TIRR, a 16-bit register, reflects the interrupt status from the timer 1 and the timer 0.
Address: H'1000600C
Bit
15
14
13
12
11
10
9
8
Bit Name
reserved reserved reserved reserved reserved reserved reserved reserved
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
7
6
5
4
3
2
1
0
Bit Name
reserved reserved reserved reserved reserved reserved TMU1R
TMU0R
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Description
Default
15 - 2
Reserved.
0
1
This bit reflects the interrupt service request from the timer 1. This bit is set when counting
value of the timer 1 reaches zero, and it can be cleared by writing 0 to this bit.
1: There is an interrupt request from the timer 1.
0: There is no interrupt request from the timer 1.
0
0
This bit reflects the interrupt service request from timer 0. This bit is set when counting
value of the timer 0 reaches zero, and it can be cleared by writing 0 to this bit.
1: There is an interrupt request from the timer 0.
0: There is no interrupt request from the timer 0.
0
Содержание HD64465
Страница 25: ...Rev 3 0 03 01 page 6 of 390 ...
Страница 59: ...Rev 3 0 03 01 page 40 of 390 ...
Страница 97: ...Rev 3 0 03 01 page 78 of 390 ...
Страница 147: ...Rev 3 0 03 01 page 128 of 390 ...
Страница 199: ...Rev 3 0 03 01 page 180 of 390 ...
Страница 247: ...Rev 3 0 03 01 page 228 of 390 ...
Страница 385: ...Rev 3 0 03 01 page 366 of 390 ...
Страница 389: ...Rev 3 0 03 01 page 370 of 390 ...
Страница 409: ...Rev 3 0 03 01 page 390 of 390 ...