A96G140/A96G148/A96A148 User’s manual
5. Memory organization
39
Table 3. SFR Map Summary (Continued)
―
Reserved
M8051 compatible
00H/8H
(1)
01H/9H
02H/0AH
03H/0BH
04H/0CH
05H/0DH
06H/0EH
07H/0FH
0B8H
IP
P2IO
T1CRL
T1CRH
T1ADRL
T1ADRH
T1BDRL
T1BDRH
0B0H
P5
P1IO
T0CR
T0CNT
T0DR/
T0CDR
–
–
–
0A8H
IE
IE1
IE2
IE3
P0PU
P1PU
P2PU
P3PU
0A0H
P4
P0IO
EO
P4PU
EIPOL0L
EIPOL0H
EIFLAG1
EIPOL1
98H
P3
–
–
–
ADCCRL
ADCCRH
ADCDRL
ADCDRH
90H
P2
P0OD
P1OD
P2OD
P4OD
P5PU
WTCR
BUZCR
88H
P1
WTDR/
WTCNT
SCCR
BITCR
BITCNT
WDTCR
WDTDR/
WDTCNT
BUZDR
80H
P0
SP
DPL
DPH
DPL1
DPH1
LVICR
PCON
NOTE
: 00H/8H, these registers are bit-addressable.
Table 4. XSFR Map Summary
00H/8H
(1)
01H/9H
02H/0AH
03H/0BH
04H/0CH
05H/0DH
06H/0EH
07H/0FH
1078H
―
―
―
―
―
―
―
―
1070H
―
―
―
―
―
―
―
―
1068H
―
―
―
―
―
―
―
―
1060H
―
―
―
―
―
―
―
―
1058H
―
―
―
―
―
―
―
―
1050H
―
―
―
―
―
―
―
―
1048H
―
―
―
―
―
―
―
―
1040H
―
―
―
―
―
―
―
―
1038H
XTFLSR
―
―
―
―
―
―
―
1030H
―
―
―
―
―
―
―
―
1028H
FEARH
FEARM
FEARL
FEDR
FETR
―
―
―
1020H
FEMR
FECR
FESR
FETCR
FEARM1
FEARL1
―
―
1018H
UCTRL4
FPCR
RTOCH
RTOCL
―
―
―
―
1010H
T5CRH
T5CRL
T5ADRH
T5ADRL
T5BDRH
T5BDRL
―
―
1008H
T4CRH
T4CRL
T4ADRH
T4ADRL
T4BDRH
T4BDRL
―
―
1000H
T3CRH
T3CRL
T3ADRH
T3ADRL
T3BDRH
T3BDRL
―
―