
MOTOROLA CMOS LOGIC DATA
6–277
MC14514B MC14515B
Figure 2. Dynamic Power Dissipation Test Circuit and Waveform
PULSE
GENERATOR
CL
CL
VDD
VDD
VSS
S0
S15
12
24
ID
0.01
µ
F
CERAMIC
500
µ
F
VDD
VSS
Vin
20 ns
20 ns
90%
10%
STROBE
D1
D2
D3
D4
INHIBIT
Figure 3. Switching Time Test Circuit and Waveforms
PROGRAMMABLE
PULSE
GENERATOR
VDD
STROBE
INHIBIT
D1
D2
D3
D4
CL
VDD
VSS
VDD
VSS
S0
S1
S15
VSS
CL
CL
INPUT
OUTPUT
tTLH
tTLH
tTHL
tTHL
tPHL
tPLH
20 ns
OUTPUT S0
OUTPUT S1
OUTPUT S15
90%
50%
10%
90%
50%
10%
S5
S7
D2
D1
ST
S3
S4
S6
S10
D3
D4
INH
VDD
S15
S14
S9
5
4
3
2
1
10
9
8
7
6
14
15
16
17
18
19
20
13
11
12
21
22
23
24
S13
S12
S8
S11
S0
VSS
S2
S1
PIN ASSIGNMENT
Summary of Contents for CMOS Logic
Page 1: ......
Page 5: ...iv MOTOROLA CMOS LOGIC DATA ...
Page 6: ...Master Index 1 ...
Page 12: ...Product Selection Guide 2 ...
Page 17: ...The Better Program 3 ...
Page 20: ...B and UB Series Family Data 4 ...
Page 25: ...CMOS Handling and Design Guidelines 5 ...
Page 32: ...CMOS Handling and Design Guidelines 5 ...
Page 39: ...Data Sheets 6 ...
Page 234: ...MOTOROLA CMOS LOGIC DATA MC14174B 6 196 FUNCTIONAL BLOCK DIAGRAM TIMING DIAGRAM ...
Page 238: ...MOTOROLA CMOS LOGIC DATA MC14175B 6 200 FUNCTIONAL BLOCK DIAGRAM TIMING DIAGRAM ...
Page 555: ...CMOS Reliability 7 ...
Page 561: ...Equivalent Gate Count 8 ...
Page 563: ...Packaging Information Including Surface Mounts 9 ...
Page 571: ......