![IXYS zilog Z51F6412 Manual Download Page 91](http://html1.mh-extra.com/html/ixys/zilog-z51f6412/zilog-z51f6412_manual_2098946091.webp)
Z51F6412
Product Specification
PS030302-0212
P R E L I M I N A R Y
88
11.5.2.7 Register description for Timer/Counter 2~5
T2CR, T3CR, T4CR, T5CR (Timer 2~5 Mode Control Register): BAH, C2H, CAH,
2F38H
7
6
5
4
3
2
1
0
TxEN
PWMxE
CAPx
TxCK2
TxCK1
TxCK0
TxCN
TxST
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 00
H
TxEN
Control Timer X
0 0
1
Timer X enable
PWMxE
Control PWM enable
0 PWM
disable
1 PWM
enable
CAPx
Control Timer X capture mode.
0 Timer/Counter
mode
1 Capture
mode
TxCK[2:0]
Select clock source of Timer X. Fx is the frequency of main system
TxCK2 TxCK1 TxCK0 description
0 0
0
f
SCLK
0 0
1
f
SCLK
/4
0 1
0
f
SCLK
/8
0 1
1
f
SCLK
/16
1 0
0
f
SCLK
/64
1 0
1
f
SCLK
/256
1 1
0
f
SCLK
/1024
1 1
1
f
SCLK
/2048
TxCN
Control Timer X Count pause/continue.
0 Temporary
count
stop
1 Continue
count
TxST
Control Timer X start/stop
0 Counter
stop
1
Clear counter and start
T2CR1, T3CR1, T4CR1, T5CR1 (Timer 2~5 Mode Control Register 1) : BBH, C3H,
CBH, 2F39H
7
6
5
4
3
2
1
0
-
-
-
-
-
ECEN
Tx_PE
POL
-
-
-
-
-
R/W
R/W
R/W
Initial value : 00
H
ECEN
Control Timer X External Clock
0
Timer X External Clock disable
1
Timer X External Clock enable
Tx_PE
Control Timer X Output port
0
Timer X Output disable
1
Timer X Output enable
POL
Configure PWM polarity