![IXYS zilog Z51F6412 Manual Download Page 30](http://html1.mh-extra.com/html/ixys/zilog-z51f6412/zilog-z51f6412_manual_2098946030.webp)
Z51F6412
Product Specification
PS030302-0212
P R E L I M I N A R Y
27
(VDD =2.7~5.5V, VSS =0V, fXIN=10.0MHz, TA=-40~+85
℃
)
7.10 DC Characteristics
Table 7-10 DC Characteristics
Parameter Symbol
Condition
MIN TYP MAX Unit
Input Low Voltage
VIL1
nTEST, nRESET, DSCL, DSDA
-0.5
-
0.2VDD
V
VIL2 P0,P1,P2,P4,P5,P6,P7,P8 -0.5
-
0.2VDD
V
VIL3 P3
(VDD=4.0~5.5V) -0.5
-
0.1VDD+0.4
V
VIL4 P3
(VDD=2.7~4.0V)
-0.5
- 0.2VDD V
Input High Voltage
VIH1
nTEST, nRESET, DSCL, DSDA
0.8VDD
-
VDD
V
VIH2 P0,P1,P2,P4,P5,P6,P7,P8 0.7VDD
-
VDD
V
VIH3 P3 0.3VDD+0.7
-
VDD
V
Output Low
Voltage
VOL1
ALL I/O (IOL=20mA, VDD=4.5V)
-
-
1
V
Output High
Voltage
VOH1
ALL I/O (IOH=-8.57mA, VDD=4.5V)
3.5
-
-
V
Input High
Leakage Current
IIH ALL
PAD
-
-
1
uA
Input Low
Leakage Current
IIL ALL
PAD -1
-
-
uA
Pull-Up Resister
RPU
ALL PAD (except DSCL, DSDA)
20
-
50
k
Ω
Power Supply
Current
IDD1
Run
Mode,
fXIN=10MHz
@5V
- *2.7 15 mA
IDD2
Idle Mode, fXIN=10MHz @5V
-
*1.8
10
mA
IDD3
Sub Active Mode, fSUBXIN=32.768KHz @5V
(PLL enable)
- *0.3 1 mA
IDD4
Sub Active Mode, fSUBXIN=32.768KHz @5V
(PLL disable)
- *112 500 uA
IDD5
STOP1 Mode, WDT Active @5V (BOD
enable)
- *60 150 uA
IDD6
STOP1 Mode, WDT Active @5V (BOD
disable)
- *30 50 uA
IDD7
STOP2 Mode, WDT Disable @5V (BOD
enable), Room Temp(25
℃
)
- *32 110 uA
IDD8
STOP2 Mode, WDT Disable @5V (BOD
disable), Room Temp(25
℃
)
- *1 10 uA
Note) - STOP1: WDT running, STOP2: WDT disable.
- (*) typical test condition : VDD=5V, Internal RC-OSC=8MHz, ROOM TEMP, all PORT output LOW,
Timer0 Active, 1PORT toggling.