![IXYS zilog Z51F6412 Manual Download Page 6](http://html1.mh-extra.com/html/ixys/zilog-z51f6412/zilog-z51f6412_manual_2098946006.webp)
Z51F6412
Product Specification
PS030302-0212
P R E L I M I N A R Y
3
List Of Figures
Figure 1-2 Single Programmer ................................................................................................................ 12
Figure 1-3 Gang Programmer .................................................................................................................. 12
Figure 2-1 Z51F6412 block diagram ....................................................................................................... 13
Figure 3-1 Z51GF64 80-Pin LQFP assignment ...................................................................................... 14
Figure 3-2 Z51GF64A 64 pin LQFP assignment .................................................................................... 15
Figure 4-1 80 pin LQFP package ............................................................................................................ 16
Figure 4-2 64 pin LQFP package ............................................................................................................ 17
Figure 6-1 General Purpose I/O Port ....................................................................................................... 21
Figure 6-2 External Interrupt I/O Port ..................................................................................................... 22
Figure 7-1 AC Timing ............................................................................................................................. 28
Figure 7-2 SPI Timing ............................................................................................................................. 29
Figure 8-1 Program memory ................................................................................................................... 31
Figure 8-2 Data memory map .................................................................................................................. 32
Figure 8-3 Lower 128 bytes RAM .......................................................................................................... 33
Figure 8-4 XDATA memory area ........................................................................................................... 33
Figure 10-1 External Interrupt Description ............................................................................................. 43
Figure 10-2 Block Diagram of Interrupt ................................................................................................. 44
Figure 10-3 Interrupt Vector Address Table ........................................................................................... 46
Figure 10-4 Effective time of interrupt request after setting IEx registers ............................................. 47
Figure 10-5 Execution of Multi Interrupt ................................................................................................ 48
Figure 10-6 Interrupt Response Timing Diagram ................................................................................... 49
Figure 10-7 Correspondence between vector Table address and the entry address of ISP.................... 49
Figure 10-8 Saving/Restore Process Diagram & Sample Source ........................................................... 49
Figure 10-9 Timing chart of Interrupt Acceptance and Interrupt Return Instruction ............................ 50
Figure 11-1 Clock Generator Block Diagram ......................................................................................... 58
Figure 11-2 BIT Block Diagram ............................................................................................................. 62
Figure 11-3 WDT Block Diagram ........................................................................................................... 64
Figure 11-4 WDT Interrupt Timing Waveform ...................................................................................... 66
Figure 11-5 Watch Timer Block Diagram .............................................................................................. 67
Figure 11-6 Bit Timer/Event Counter2, 3 Block Diagram ..................................................................... 71
Figure 11-7 Timer/Event Counter0, 1 Example ...................................................................................... 72
Figure 11-8 Operation Example of Timer/Event Counter0, 1 ................................................................ 72
Figure 11-9 16 Bit Timer/Event Counter0, 1 Block Diagram ................................................................ 73
Figure 11-10 8-bit Capture Mode for Timer0, 1 ..................................................................................... 74
Figure 11-11 Input Capture Mode Operation of Timer 0, 1 ................................................................... 75
Figure 11-12 Express Timer Overflow in Capture Mode ....................................................................... 75
Figure 11-13 16-bit Capture Mode of Timer 0, 1 ................................................................................... 76
Figure 11-14 PWM Mode ........................................................................................................................ 77
Figure 11-15 Example of PWM at 4MHz ............................................................................................... 78
Figure 11-16 Example of Changing the Period in Absolute Duty Cycle at 4Mhz ................................. 78
Figure 11-17 Timer4 16-bit Mode Block Diagram ................................................................................. 83
Figure 11-18 16-bit Capture Mode of Timer x ....................................................................................... 84
Figure 11-19 PWM Mode ........................................................................................................................ 85