![IXYS zilog Z51F6412 Manual Download Page 139](http://html1.mh-extra.com/html/ixys/zilog-z51f6412/zilog-z51f6412_manual_2098946139.webp)
Z51F6412
Product Specification
PS030302-0212
P R E L I M I N A R Y
136
11.10.4 Register Map
Name
Address
Dir
Default
Description
ADCM
9AH
R/W
8FH
A/D Converter Mode Register
ADCRH
9BH
R
-
A/D Converter Result High Register
ADCRL 9CH
R -
A/D
Converter
Result
Low
Register
ADCM2
9BH
R/W
01H
A/D Converter Mode 2 Register
11.10.5 ADC Register description
The ADC Register consists of A/D Converter Mode Register (ADCM), A/D Converter Result High
Register (ADCRH), A/D Converter Result Low Register (ADCRL), A/D Converter Mode 2 Register
(ADCM2).
Note) when STBY bit is set to ‘1’, ADCM2 can be read. If ADC enables, it is possible only to write
ADCM2.When reading, ADCRH is read.
SET ADCM2
SET ADCM
AFLAG = 1?
Converting
START
READ ADCRH/L
ADC END
Select ADC Clock & Data Align Bit.
ADC enable & Select AN Input Channel.
Start ADC Conversion.
If Conversion is completed, AFLG is set “1” and ADC
interrupt is occurred.
After Conversion is completed, read ADCRH and ADCRL.
Y
N
Figure 11-49 Converter Operation Flow