![IXYS zilog Z51F6412 Manual Download Page 115](http://html1.mh-extra.com/html/ixys/zilog-z51f6412/zilog-z51f6412_manual_2098946115.webp)
Z51F6412
Product Specification
PS030302-0212
P R E L I M I N A R Y
112
11.8 SPI
11.8.1 Overview
There is Serial Peripheral Interface (SPI) one channel in the Z51F6412 MCU. The SPI allows
synchronous serial data transfer between the external serial devices. It can do Full-duplex
communication by 4-wire (MOSI, MISO, SCK, SS), support Master/Slave mode, can select serial
clock (SCK) polarity, phase and whether LSB first data transfer or MSB first data transfer.
11.8.2 Block Diagram
÷
64
÷
32
P
r
e
s
c
a
l
e
r
MUX
÷
2
÷
4
÷8
÷
16
f
SCLK
PxDA[x]
SPICR[2:0]
3
MUX
Edge
Detector
SPI Control
Circuit
WCOL
TCIR
SCK
SCK
Control
MS
MS
MISO
MUX
MS
MOSI
8bit Shift
Register
SPIDR
(8Bit)
DEP
SS
SS
Control
MS
PxIO[x]
SPIEN
FLSB
SPI
Interrupt
CPOL CPHA
Internal Bus Line
8
SPIEN
FLSB
MS
CPOL
CPHA
DSCR
SCR1
SCR0
SPICRx
ADDRESS : D2
H
, 92
H
INITIAL VALUE : 0000_0000
B
TCIR
WCOL SS_HIGH
-
-
SSENA TXENA RXENA
SPISRx
ADDRESS : D4
H
, F1
H
INITIAL VALUE : 00--_-000
B
÷
128
FLSB
INT_ACK
Clear
Figure 11-31 SPI Block Diagram