![IXYS zilog Z51F6412 Manual Download Page 162](http://html1.mh-extra.com/html/ixys/zilog-z51f6412/zilog-z51f6412_manual_2098946162.webp)
Z51F6412
Product Specification
PS030302-0212
P R E L I M I N A R Y
159
14.2 Two-pin external interface
14.2.1 Basic transmission packet
•
10-bit packet transmission using two-pin interface.
•
1-packet consists of 8-bit data, 1-bit parity and 1-bit acknowledge.
•
Parity is even of ‘1’ for 8-bit data in transmitter.
•
Receiver generates acknowledge bit as ‘0’ when transmission for 8-bit data and its parity has no
error.
•
When transmitter has no acknowledge (Acknowledge bit is ‘1’ at tenth clock), error process is
executed in transmitter.
•
When acknowledge error is generated, host PC makes stop condition and transmits command
which has error again.
•
Background debugger command is composed of a bundle of packet.
•
Star condition and stop condition notify the start and the stop of background debugger command
respectively.
BDC
Format
converter
USB
CPU
Code memory
-SRAM
-Flash
-EEPROM
Data memory
DBG Register
Peripheral
User I/O
Address
Internal data bus
DSDA
DSCL
Target MCU internal circuit
DBG
Control
Figure 14-1 Block Diagram of On-chip Debug System