EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
4-66
Figure 4-45. Snoop using HOLD during a Non-Cacheable, Non-Burstable Code Prefetch
4.4.3.6
Snoop under HOLD during Replacement Write-Back
Collision of snoop cycles under a HOLD during the replacement write-back cycle can never oc-
cur, because HLDA is asserted only after the replacement write-back cycle (burst or non-burst)
is completed.
242202-157
CLK
HOLD
EADS#
HITM#
A31–A4
A3–A2
ADS#
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
BLAST#
CACHE#
To Processor
W/R#
0
4
8
C
INV
RDY#
BRDY#
HLDA
C
0
4
8
Prefetch Cycle
Write Back Cycle
Prefetch
Cont.
†
†
Summary of Contents for Embedded Intel486
Page 16: ......
Page 18: ......
Page 26: ......
Page 28: ......
Page 42: ......
Page 44: ......
Page 62: ......
Page 64: ......
Page 138: ......
Page 140: ......
Page 148: ......
Page 150: ......
Page 170: ......
Page 172: ......
Page 226: ......
Page 228: ......
Page 264: ......
Page 282: ......
Page 284: ......