EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
5-4
Figure 5-2. Burst Cycle: KEN# Normally Active
Some memory devices may be slow enough that 16-byte cycles are undesirable. In this case more
than three wait states exist. The KEN# signal can be deactivated prior to returning RDY# or
BRDY# if three or more wait states are present. As a result, these slow cycles are not converted
to 16-byte cache line fills.
5.2.3
Bus Characteristics
The internal cache causes other effects that impact the memory subsystem design. Perhaps the
most obvious of these is the effect on bus traffic. The fact that the internal cache uses the write-
through policy dramatically increases the number of write bus cycles.
Figure 5-3
illustrates this
effect. The chart on the left shows the bus cycle mix for an application executed with the
Intel386 DX CPU. The chart on the right shows the same application executed with the Intel486
processor. The percentage of write bus cycles jumps to 70% from 30% when this application is
executed with the Intel486 processor.
BLAST#
KEN#
DATA
BRDY#
T1
A5243-01
T2
T2
T2
T2
Sampled
here
Sampled here
1
2
3
4
Summary of Contents for Embedded Intel486
Page 16: ......
Page 18: ......
Page 26: ......
Page 28: ......
Page 42: ......
Page 44: ......
Page 62: ......
Page 64: ......
Page 138: ......
Page 140: ......
Page 148: ......
Page 150: ......
Page 170: ......
Page 172: ......
Page 226: ......
Page 228: ......
Page 264: ......
Page 282: ......
Page 284: ......