EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
8-20
This example PCI chipset supports all Intel486 processors and upgrades, including write-back in-
ternal (L1) cache and Intel SMM power management. PCI local bus IDE is incorporated for high-
er performance IDE. A block diagram of a system that uses this type of PCI chip set is shown in
Figure 8-5
.
Figure 8-5. Example System Block Diagram
Power Management
Interrupt
DMA
Timer
ISA Bus
5 Slots
82091AA
AIP
KBC
BIOS
RTC
X-Bus
PCI
Graphics
Device
IDE
Interface
PCI Bus
Main Memory
System Controller
ISA Bridge
System
Interface
L2
Cache
Host Bus
Intel486™ Processor
Family and Upgrades
HA[17:2]
Data
Optional
245(5)
Optional
244(3)
Controller/
ISA Bridge
Summary of Contents for Embedded Intel486
Page 16: ......
Page 18: ......
Page 26: ......
Page 28: ......
Page 42: ......
Page 44: ......
Page 62: ......
Page 64: ......
Page 138: ......
Page 140: ......
Page 148: ......
Page 150: ......
Page 170: ......
Page 172: ......
Page 226: ......
Page 228: ......
Page 264: ......
Page 282: ......
Page 284: ......