EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
4-42
The latency between a STPCLK# request and the Stop Grant bus cycle is dependent on the cur-
rent instruction, the amount of data in the processor write buffers, and the system memory per-
formance.
Figure 4-32. Stop Grant Bus Cycle
Table 4-9. Special Bus Cycle Encoding
Cycle Name
M/IO#
D/C#
W/R#
BE3#–BE0#
A4-A2
Write-Back
†
0
0
1
0111
000
First Flush Ack Cycle
†
0
0
1
0111
001
Flush
†
0
0
1
1101
000
Second Flush Ack Cycle
†
0
0
1
1101
001
Shutdown
0
0
1
1110
000
HALT
0
0
1
1011
000
Stop Grant Ack Cycle
0
0
1
1011
100
†
These cycles are specific to the Write-Back Enhanced IntelDX4™ processor. The FLUSH# cycle is
applicable to all Intel486™ processors. See appropriate sections for details.
STPCLK#
CLK
A4401-01
Stop Grant Cycle
BRDY# or RDY#
ADDR Data
T
hd
T
su
Summary of Contents for Embedded Intel486
Page 16: ......
Page 18: ......
Page 26: ......
Page 28: ......
Page 42: ......
Page 44: ......
Page 62: ......
Page 64: ......
Page 138: ......
Page 140: ......
Page 148: ......
Page 150: ......
Page 170: ......
Page 172: ......
Page 226: ......
Page 228: ......
Page 264: ......
Page 282: ......
Page 284: ......