7-19
PERIPHERAL SUBSYSTEM
Figure 7-9. Basic I/O Interface Block Diagram
Clock
CLK
ADS#
M/IO#
D/C#
W/R#
RDY#
ADS#
M/IO#
D/C#
W/R#
RDY#
Intel486™
CPU
Bus Control
and Ready
IOCYC
EN
Address
Decoder
CS1#
CS0#
INTA
RECOV
IOR#
IOW#
CS0#
CS1#
OE#
Data
Transceiver
DIR
Data
Bus
CS0#
RD#
WR#
A2
I/O #2
(32-Bit)
I/O #1
(32-Bit)
RD#
WR#
A2
CS1#
32
32
32
4
(To Interrupt Controller)
Data
Bus
Addr
Bus
BE3#–
BE0#
Summary of Contents for Embedded Intel486
Page 16: ......
Page 18: ......
Page 26: ......
Page 28: ......
Page 42: ......
Page 44: ......
Page 62: ......
Page 64: ......
Page 138: ......
Page 140: ......
Page 148: ......
Page 150: ......
Page 170: ......
Page 172: ......
Page 226: ......
Page 228: ......
Page 264: ......
Page 282: ......
Page 284: ......