4-65
BUS OPERATION
Figure 4-44. Snoop under HOLD during Line Fill
If HOLD is asserted during a non-cacheable, non-burst code prefetch cycle, as shown in
Figure 4-45
, the Write-Back Enhanced IntelDX4 processor issues HLDA in clock seven (which
is the clock period in which the next RDY# is asserted). If the system snoop hits a modified line,
the snoop write-back cycle begins after HOLD is released. After the snoop write-back cycle is
completed, an ADS# is issued and the code prefetch cycle resumes.
242202-156
CLK
HOLD
HLDA
INV
HITM#
A31–A4
A3–A2
ADS#
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
BLAST#
CACHE#
BRDY#
To Processor
W/R#
0
4
8
C
EADS#
0
4
8
C
Linefill
†
†
Summary of Contents for Embedded Intel486
Page 16: ......
Page 18: ......
Page 26: ......
Page 28: ......
Page 42: ......
Page 44: ......
Page 62: ......
Page 64: ......
Page 138: ......
Page 140: ......
Page 148: ......
Page 150: ......
Page 170: ......
Page 172: ......
Page 226: ......
Page 228: ......
Page 264: ......
Page 282: ......
Page 284: ......