7-43
PERIPHERAL SUBSYSTEM
These similarities between the Intel486 processor and the 82596 coprocessor simplify bus arbi-
tration when the processor and the coprocessor are the only two bus masters on the processor bus.
The HOLD and HLDA signals can be used for handshake arbitration and BREQ from the proces-
sor can trigger the coprocessor’s bus throttle timers when needed, as shown in
Figure 7-23
.
Network (Serial) Interface
TxD
†
O
Transmit data
TxC#
†
O
Transmit clock
LPBK#
O
Loopback
RxD
I
Receive data
RxC#
I
Receive clock
RTS#
O
Request to send
CTS#
I
Clear to send
CRS#
I
Carrier sense
CDT#
I
Collision detect
Table 7-12. 82596 Signals (Sheet 2 of 2)
Signal
Type
Description
†
Signals marked with a dagger are not included on, or operate differently than, the Intel486™ processor
bus.
Summary of Contents for Embedded Intel486
Page 16: ......
Page 18: ......
Page 26: ......
Page 28: ......
Page 42: ......
Page 44: ......
Page 62: ......
Page 64: ......
Page 138: ......
Page 140: ......
Page 148: ......
Page 150: ......
Page 170: ......
Page 172: ......
Page 226: ......
Page 228: ......
Page 264: ......
Page 282: ......
Page 284: ......