Rev. 3.0, 04/02, page 1036 of 1064
Module Register
P4 Address
Area 7
Address*
1
Size
Power-On
Reset
Manual
Reset
Sleep
Stand-
by
Synchro-
nization
Clock
DMAC
SAR4
H'FFA0 0050 H'1FA0 0050 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR4
H'FFA0 0054 H'1FA0 0054 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR4
H'FFA0 0058 H'1FA0 0058 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR4
H'FFA0 005C H'1FA0 005C 32
H'0000 0000 H'0000 0000 Held
Held
Bclk
DMAC
SAR5
H'FFA0 0060 H'1FA0 0060 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR5
H'FFA0 0064 H'1FA0 0064 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR5
H'FFA0 0068 H'1FA0 0068 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR5
H'FFA0 006C H'1FA0 006C 32
H'0000 0000 H'0000 0000 Held
Held
Bclk
DMAC
SAR6
H'FFA0 0070 H'1FA0 0070 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR6
H'FFA0 0074 H'1FA0 0074 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR6
H'FFA0 0078 H'1FA0 0078 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR6
H'FFA0 007C H'1FA0 007C 32
H'0000 0000 H'0000 0000 Held
Held
Bclk
DMAC
SAR7
H'FFA0 0080 H'1FA0 0080 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR7
H'FFA0 0084 H'1FA0 0084 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR7
H'FFA0 0088 H'1FA0 0088 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR7
H'FFA0 008C H'1FA0 008C 32
H'0000 0000 H'0000 0000 Held
Held
Bclk
CPG
FRQCR
H'FFC0 0000 H'1FC0 0000 16
*
2
Held
Held
Held
Pclk
CPG
STBCR
H'FFC0 0004 H'1FC0 0004 8
H'00
Held
Held
Held
Pclk
CPG
WTCNT
H'FFC0 0008 H'1FC0 0008 8/16*
3
H'00
Held
Held
Held
Pclk
CPG
WTCSR
H'FFC0 000C H'1FC0 000C 8/16*
3
H'00
Held
Held
Held
Pclk
CPG
STBCR2
H'FFC0 0010 H'1FC0 0010 8
H'00
Held
Held
Held
Pclk
RTC
R64CNT
H'FFC8 0000 H'1FC8 0000 8
Held
Held
Held
Held
Pclk
RTC
RSECCNT
H'FFC8 0004 H'1FC8 0004 8
Held
Held
Held
Held
Pclk
RTC
RMINCNT
H'FFC8 0008 H'1FC8 0008 8
Held
Held
Held
Held
Pclk
RTC
RHRCNT
H'FFC8 000C H'1FC8 000C 8
Held
Held
Held
Held
Pclk
RTC
RWKCNT
H'FFC8 0010 H'1FC8 0010 8
Held
Held
Held
Held
Pclk
RTC
RDAYCNT
H'FFC8 0014 H'1FC8 0014 8
Held
Held
Held
Held
Pclk
RTC
RMONCNT
H'FFC8 0018 H'1FC8 0018 8
Held
Held
Held
Held
Pclk
RTC
RYRCNT
H'FFC8 001C H'1FC8 001C 16
Held
Held
Held
Held
Pclk
RTC
RSECAR
H'FFC8 0020 H'1FC8 0020 8
Held*
2
Held
Held
Held
Pclk
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...