Rev. 3.0, 04/02, page 796 of 1064
Table 21.3
Structure of Boundary Scan Register (cont)
No.
Pin name
Type
59
D14
OUT
58
D13
IN
57
D13
CTL
56
D13
OUT
55
D12
IN
54
D12
CTL
53
D12
OUT
52
D11
IN
51
D11
CTL
50
D11
OUT
49
D10
IN
48
D10
CTL
47
D10
OUT
46
D9
IN
45
D9
CTL
44
D9
OUT
43
D8
IN
42
D8
CTL
41
D8
OUT
40
D7
IN
39
D7
CTL
38
D7
OUT
37
D6
IN
36
D6
CTL
35
D6
OUT
34
D5
IN
33
D5
CTL
32
D5
OUT
31
D4
IN
30
D4
CTL
Note:
CTL is a low-active signal. The relevant pin is driven to the OUT state when CTL is set
LOW.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...