Rev. 3.0, 04/02, page 878 of 1064
Bit 0—Port 0 Input/Output Data (PB0DT): Receives input data and sets output data when the
pin is used as a port.
22.2.41
PIO Data Register (PCIPDR)
Bit:
31
30
29
28
27
26
25
24
PPDA31 PPDA30 PPDA29 PPDA28 PPDA27 PPDA26 PPDA25 PPDA24
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
23
22
21
20
19
18
17
16
PPDA23 PPDA22 PPDA21 PPDA20 PPDA19 PPDA18 PPDA17 PPDA16
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
15
14
13
12
11
10
9
8
PPDA15 PPDA14 PPDA13 PPDA12 PPDA11 PPDA10
PPDA9
PPDA8
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
3
2
1
0
PPDA7
PPDA6
PPDA5
PPDA4
PPDA3
PPDA2
PPDA1
PPDA0
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
The PIO data register (PCIPDR) sets the data for read/write in the PCI configuration cycle. This
32-bit read/write register can be accessed from the PP bus.
The PCIPDR register is not initialized at a power-on reset or software reset. The initial value is
undefined.
Always write to this register before accessing the PCI configuration space. Always read/write to
this register after setting the value in the PIO address register (PIOPAR).
The configuration cycle on the PCI bus can be generated by reading/writing to this register.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...