GD32VF103 User Manual
3
Option byte status register (FMC_OBSTAT)
................................................................................. 45
Erase/Program Protection register (FMC_WP)
............................................................................ 45
............................................................................... 47
Control and status register (PMU_CS)
.......................................................................................... 55
............................................................................................ 57
Backup data register x (BKP_DATAx) (x= 0..41)
......................................................................... 59
RTC signal output control register (BKP_OCTL)
......................................................................... 59
Tamper pin control register (BKP_TPCTL)
................................................................................... 60
Tamper control and status register (BKP_TPCS)
........................................................................ 60
...................................................................................... 62
Clock configuration register 0 (RCU_CFG0)
................................................................................ 71
Clock interrupt register (RCU_INT)
................................................................................................ 74
APB2 reset register (RCU_APB2RST)
.......................................................................................... 77