GD32VF103 User Manual
444
1: CAN is the state of sleep working mode
0
IWS
Initial working state
This bit is set by hardware when the CAN enter initial working mode after set
IWMOD bit in CAN_CTL register. If the CAN leave from normal working mode to
initial working mode, it must wait the current frame transmission or reception
completed. This bit is cleared by hardware when the CAN leave initial working
mode after clear IWMOD bit in CAN_CTL register. If leave initial working mode to
normal working mode, this bit will be cleared after receive 11 consecutive
recessive bits from the CAN bus.
0: CAN is not the state of initial working mode
1: CAN is the state of initial working mode
20.4.3.
Transmit status register (CAN_TSTAT)
Address offset: 0x08
Reset value: 0x1C00 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TMLS2
TMLS1
TMLS0
TME2
TME1
TME0
NUM[1:0]
MST2
Reserved
MTE2
MAL2
MTFNER
R2
MTF2
r
r
r
r
r
r
r
rs
rc_w1
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MST1
Reserved
MTE1
MAL1
MTFNER
R1
MTF1
MST0
Reserved
MTE0
MAL0
MTFNER
R0
MTF0
rs
rc_w1
rc_w1
rc_w1
rc_w1
rs
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31
TMLS2
Transmit mailbox 2 last sending in transmit FIFO
This bit is set by hardware when transmit mailbox 2 has the last sending order in
the transmit FIFO with at least two frame are pending.
30
TMLS1
Transmit mailbox 1 last sending in transmit FIFO
This bit is set by hardware when transmit mailbox 1 has the last sending order in
the transmit FIFO with at least two frame are pending.
29
TMLS0
Transmit mailbox 0 last sending in transmit FIFO
This bit is set by hardware when transmit mailbox 0 has the last sending order in
the transmit FIFO with at least two frame are pending.
28
TME2
Transmit mailbox 2 empty
0: Transmit mailbox 2 not empty
1: Transmit mailbox 2 empty