GD32VF103 User Manual
178
20
ETERC
External trigger enable for regular channel
0: External trigger for regular channel disable
1: External trigger for regular channel enable
19:17
ETSRC[2:0]
External trigger select for regular channel
For ADC0 and ADC1:
000: Timer 0 CH0
001: Timer 0 CH1
010: Timer 0 CH2
011: Timer 1 CH1
100: Timer 2 TRGO
101: Timer 3 CH3
110: EXTI line 11
111: SWRCST
16
Reserved
Must be kept at reset value
15
ETEIC
External trigger enable for inserted channel
0: External trigger for inserted channel disable
1: External trigger for inserted channel enable
14:12
ETSIC[2:0]
External trigger select for inserted channel
For ADC0 and ADC1:
000: Timer 0 TRGO
001: Timer 0 CH3
010: Timer 1 TRGO
011: Timer 1 CH0
100: Timer 2 CH3
101: Timer 3 TRGO
110: EXTI line15
111: SWICST
11
DAL
Data alignment
0: LSB alignment
1: MSB alignment
10:9
Reserved
Must be kept at reset value
8
DMA
DMA request enable.
0: DMA request disable
1: DMA request enable
7:4
Reserved
Must be kept at reset value
3
RSTCLB
Reset calibration
This bit is set by software and cleared by hardware after the calibration registers are