GD32VF103 User Manual
21
Table 13.1. Min/max FWDGT timeout period at 40 kHz (IRC40K)
.......................................................... 203
Table 13.2. Min/max timeout value at 54 MHz (f
.............................................................................. 210
Table 15-1. Timers (TIMERx) are devided into three sorts
...................................................................... 222
Table 15-2. Complementary outputs controlled by parameters
............................................................ 240
Table 15-3. Counting direction versus encoder signals
......................................................................... 243
Table 15-4. Slave mode example table
Table 15-5. Counting direction versus encoder signals
......................................................................... 292
Table 16-1. Description of USART important pins
.................................................................................... 329
Table 16-2. Stop bits configuration
Table 16-3. USART interrupt requests
Table 17-1. Definition of I2C-bus terminology (refer to the I2C specification of philips
Table 18-1. SPI signal description
Table 18-2. SPI operating modes
Table 18-3. SPI interrupt requests
Table 18-4. I2S bitrate calculation formulas
.............................................................................................. 400
Table 18-5. Audio sampling frequency calculation formulas
................................................................. 400
Table 18-6. Direction of I2S interface signals for each operation mode
.............................................. 401
Table 19-1. NOR Flash interface signals description
.............................................................................. 419
Table 19-2. PSRAM muxed signal description
.......................................................................................... 419
Table 19-3. EXMC bank 0 supports all transactions
................................................................................ 419
Table 19-4. NOR / PSRAM controller timing parameters
......................................................................... 420
Table 19-5. EXMC_timing models
Table 19-6. Multiplex mode related registers configuration
................................................................... 422
Table 20-1. 32-bit filter number
Table 21-1. USBFS signal description
Table 21-2. USBFS global interrupt