GD32VF103 User Manual
256
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
15
Reserved
Must be kept at reset value
14
ISO3
Idle state of channel 3 output
Refer to ISO0 bit
13
ISO2N
Idle state of channel 2 complementary output
Refer to ISO0N bit
12
ISO2
Idle state of channel 2 output
Refer to ISO0 bit
11
ISO1N
Idle state of channel 1 complementary output
Refer to ISO0N bit
10
ISO1
Idle state of channel 1 output
Refer to ISO0 bit
9
ISO0N
Idle state of channel 0 complementary output
0: When POEN bit is reset, CH0_ON is set low.
1: When POEN bit is reset, CH0_ON is set high
This bit can be modified only when PROT [1:0] bits in TIMERx_CCHP register is 00.
8
ISO0
Idle state of channel 0 output
0: When POEN bit is reset, CH0_O is set low.
1: When POEN bit is reset, CH0_O is set high
The CH0_O output changes after a dead-time if CH0_ON is implemented. This bit
can be modified only when PROT [1:0] bits in TIMERx_CCHP register is 00.
7
TI0S
Channel 0 trigger input selection
0: The TIMERx_CH0 pin input is selected as channel 0 trigger input.
1: The result of combinational XOR of TIMERx_CH0, CH1 and CH2 pins is selected
as channel 0 trigger input.
6:4
MMC[2:0]
Master mode control
These bits control the selection of TRGO signal, which is sent in master mode to
slave timers for synchronization function.
000: Reset. When the UPG bit in the TIMERx_SWEVG register is set or a reset is
generated by the slave mode controller, a TRGO pulse occurs. And in the latter
case, the signal on TRGO is delayed compared to the actual reset.
001: Enable. This mode is useful to start several timers at the same time or to control
a window in which a slave timer is enabled. In this mode the master mode controller
selects the counter enable signal as TRGO. The counter enable signal is set when
CEN control bit is set or the trigger input in pause mode is high. There is a delay
between the trigger input in pause mode and the TRGO output, except if the master-
slave mode is selected.