GD32VF103 User Manual
204
Prescaler divider PSC[2:0] bits
Min timeout (ms)
RLD[11:0]=0x000
Max timeout (ms)
RLD[11:0]=0xFFF
1/256
110 or 111
6.4
26214.4
The FWDGT timeout can be more accurate by calibrating the IRC40K.
Note
:
For all the GD32VF103 devices, when after the execution of dog reload operation, if the
MCU needs enter the deepsleep/standby mode immediately, (more than 3) IRC40K
clock interval must be inserted in the middle of reload and deepsleep/standby mode
commands by software setting.
For all the GD32VF103 devices, when software finished the executing operation of
FWDGT, if the MCU needs enter the deepsleep/standby mode immediately, it is at least
100 us interval left between the two instructions.
For all the GD32VF103 devices, if you need access to
the MCU debug mode,
recommend to use hardware watchdog,
or
enable watchdog again after
exit debug mode
by software
setting.