GD32VF103 User Manual
445
27
TME1
Transmit mailbox 1 empty
0: Transmit mailbox 1 not empty
1: Transmit mailbox 1 empty
26
TME0
Transmit mailbox 0 empty
0: Transmit mailbox 0 not empty
1: Transmit mailbox 0 empty
25:24
NUM[1:0]
These bits are the number of the transmit FIFO mailbox in which the frame will be
transmitted if at least one mailbox is empty.
These bits are the number of the transmit FIFO mailbox in which the frame will be
transmitted lastly if all mailboxes are full.
23
MST2
Mailbox 2 stop transmitting
This bit is set by the software to stop mailbox 2 transmitting.
This bit is reset by the hardware while the mailbox 2 is empty.
22:20
Reserved
Must be kept at reset value
19
MTE2
Mailbox 2 transmit error
This bit is set by hardware while the transmit error is occurred. This bit reset by
software when write 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit reset
by hardware when next transmit start.
18
MAL2
Mailbox 2 arbitration lost
This bit is set while the arbitration lost is occurred. This bit reset by software when
write 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit reset by hardware
when next transmit start.
17
MTFNERR2
Mailbox 2 transmit finished and no error
This bit is set when the transmission finished and no error. This bit reset by
software when write 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit reset
by hardware when the transmission finished with error.
0: Mailbox 2 transmit finished with error
1: Mailbox 2 transmit finished and no error
16
MTF2
Mailbox 2 transmit finished
This bit set by hardware when the transmission finish or abort. This bit reset by
software when write 1 to this bit or TEN bit in CAN_TMI2 is 1.
0: Mailbox 2 transmit is progressing
1: Mailbox 2 transmit finished
15
MST1
Mailbox 1 stop transmitting
This bit is set by the software to stop mailbox 1 transmitting.
This bit is reset by the hardware while the mailbox 1 is empty.
14:12
Reserved
Must be kept at reset value
11
MTE1
Mailbox 1 transmit error