GD32VF103 User Manual
18
Figure 18-34. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
. PCM standard long frame synchronization mode timing diagram (DTLEN=10,
. PCM standard long frame synchronization mode timing diagram (DTLEN=10,
. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
. Block diagram of I2S clock generator
................................................................................ 400
Figure 19-1. The EXMC block diagram
Figure 19-2. EXMC memory banks
Figure 19-3. Region of bank0 address mapping
....................................................................................... 418
Figure 19-4. Multiplex mode read access
Figure 19-5. Multiplex mode write access
Figure 19-6. Read access timing diagram under async-wait signal assertion
.................................... 423
Figure 19-7. Write access timing diagram under async-wait signal assertion
................................... 423
Figure 20-1. CAN module block diagram
Figure 20-2. Transmission register
Figure 20-3. State of transmission mailbox
............................................................................................... 431
Figure 20-4. Reception register