GD32VF103 User Manual
20
List of Tables
Table 1-1. The interconnection relationship of the AHB interconnect matrix
....................................... 23
Table 1-2. Memory map of GD32VF103 devices
......................................................................................... 25
Table 2-1. Base address and size for flash memory
.................................................................................. 32
Table 3-1. Power saving mode summary
Table 5-1. Clock output 0 source select
Table 5-2. 1.2V domain voltage selected in deep-sleep mode
................................................................. 68
Table 6-1. Interrupt vector table
Table 7.1. GPIO configuration table
Table 7.2. Debug interface signals
. TIMER0 alternate function remapping
...................................................................................... 109
. TIMER1 alternate function remapping
...................................................................................... 109
. TIMER2 alternate function remapping
...................................................................................... 109
. TIMER3 alternate function remapping
...................................................................................... 109
. TIMER4 alternate function remapping
...................................................................................... 110
. USART0 alternate function remapping
..................................................................................... 110
. USART1 alternate function remapping
................................................................................... 110
. USART2 alternate function remapping
................................................................................... 110
. I2C0 alternate function remapping
.......................................................................................... 110
. SPI0 alternate function remapping
.......................................................................................... 111
. SPI2/I2S2 alternate function remapping
................................................................................. 111
. CAN0 alternate function remapping
....................................................................................... 111
. CAN1 alternate function remapping
....................................................................................... 111
Table 9-1. DMA transfer operation
Table 9-3. DMA0 requests for each channel
.............................................................................................. 140
Table 9-4. DMA1 requests for each channel
.............................................................................................. 141
Table 11-1. ADC internal signals
Table 11-2. ADC pins definition
Table 11-3. External trigger for regular channels for ADC0 and ADC1
................................................. 163
Table 11-4. External trigger for inserted channels for ADC0 and ADC1
............................................... 163
timings depending on resolution
.................................................................................. 164
Table 11-6. Maximum output results vs N and M (Grayed values indicates truncation)