GD32VF103 User Manual
266
PWM1 mode. The output channel will treat an active edge on the trigger input as a
compare match, and CH0_O is set to the compare level independently from the
result of the comparison.
0: Channel 0 output quickly compare disable. The minimum delay from an edge on
the trigger input to activate CH0_O
output is 5 clock cycles.
1: Channel 0 output quickly compare enable. The minimum delay from an edge on
the trigger input to activate CH0_O
output is 3 clock cycles.
1:0
CH0MS[1:0]
Channel 0 I/O mode selection
This bit-field specifies the work mode of the channel and the input signal selection.
This bit-field is writable only when the channel is not active. (CH0EN bit in
TIMERx_CHCTL2 register is reset).).
00: Channel 0 is configured as output
01: Channel 0 is configured as input, IS0 is connected to CI0FE0
10: Channel 0 is configured as input, IS0 is connected to CI1FE0
11: Channel 0 is configured as input, IS0 is connected to ITS, This mode is working
only if an internal trigger input is selected through TRGS bits in TIMERx_SMCFG
register.
Input capture mode:
Bits
Fields
Descriptions
15:12
CH1CAPFLT[3:0]
Channel 1 input capture filter control
Refer to CH0CAPFLT description
11:10
CH1CAPPSC[1:0]
Channel 1 input capture prescaler
Refer to CH0CAPPSC description
9:8
CH1MS[1:0]
Channel 1 mode selection
Same as Output compare mode
7:4
CH0CAPFLT[3:0]
Channel 0 input capture filter control
An event counter is used in the digital filter, in which a transition on the output occurs
after N input events. This bit-field specifies the frequency used to sample CI0 input
signal and the length of the digital filter applied to CI0.
0000: Filter disabled, f
SAMP
=f
DTS
, N=1
0001: f
SAMP
=f
TIMER_CK
, N=2
0010: f
SAMP
= f
TIMER_CK
, N=4
0011: f
SAMP
= f
TIMER_CK
, N=8
0100: f
SAMP
=f
DTS
/2, N=6
0101: f
SAMP
=f
DTS
/2, N=8
0110: f
SAMP
=f
DTS
/4, N=6
0111: f
SAMP
=f
DTS
/4, N=8
1000: f
SAMP
=f
DTS
/8, N=6
1001: f
SAMP
=f
DTS
/8, N=8
1010: f
SAMP
=f
DTS
/16, N=5