331
15.4 DMAC Pin Control Register (DATCR)
[bit 16, 8, 0] EPDEn
These bits specifies the time when the transfer end output signal is to be generated from the
corresponding output pin and also specify whether to enable the output function of the
corresponding transfer end output signal pin.
These bits are initialized to "00" by resetting.
The bits can be both read and written.
Table 15.4-3 Specification of Transfer End Output
EPSEn
EPDEn
Operation control function
0
0
Disables transfer end output.
0
1
Enables transfer end output. Transfer end is output when
transfer destination data is accessed.
1
0
Transfer completion output enabled; output when accessing
the transfer source data access
1
1
Enables transfer end output. Transfer end is output when
transfer source and destination data is accessed.
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...