142
CHAPTER 4 BUS INTERFACE
❍
Byte access (during execution of LDUB and STB instructions)
Figure 4.16-5 Relationship between Internal Register and External Data Bus for Byte Access
■
Data Bus Width
The following shows the relationship between the internal register and external data bus for
each data bus width.
❍
16-bit bus width
Figure 4.16-6 Relationship between Internal Register and External Data Bus for 16-bit Bus Width
AA
AA
AA
AA
D31
D23
D15
D07
D31
D23
D31
D23
D15
D07
D31
D23
(a) Lower bits of output address "0"
Internal register
Internal register
External bus
External bus
(b) Lower bits of output address "1"
"00" "10"
AA
Read/Write
AA CC
BB
BB DD
CC
DD
D31
D23
D15
D07
D31
D23
Internal register
External bus
Lower part of the output address
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...