343
15.9 DMAC Timing Charts
15.9.1 Timing Charts of the Descriptor Access Block
This section shows timing charts of the descriptor access block.
■
Descriptor Access Block
❍
Required pin input mode: level, descriptor address: external
❍
Required pin input mode: level, descriptor address: internal
(A)
CLK
DREQn
RDXD
WRnX
DACK
EOP
#2H
#2H
S
S
#1H
#1L
#1H
#1L
#0L
#0H
#0L
#0H
#2L
#2L
Addr pin
Data pin
(A)
Interanl KB
CLK
DREQn
Addr pin
Data pin
RDXD
WRnX
S
S
DACK
EOP
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...