116
CHAPTER 4 BUS INTERFACE
4.3
Bus Interface
The bus interface include the following:
• Usual bus interface
• DRAM interface
These interfaces can only be used in the predetermined area.
■
Chip Select Areas and Bus Interfaces
Table 4.3.1 shows the correspondence between each chip select area and available interface
functions.
The area mode register (AMD) specifies which interface to use. When not specified, the usual
bus interface is selected.
❍
DRAM interface
Two channels of DRAM interface are prepared and use areas 4 and 5.
•
3 types of DRAM interface
•
Double CAS DRAM (usual DRAM interface)
•
Single CAS DRAM
•
Hyper DRAM
•
High-speed page mode
•
Selection of 2CAS/1WE and 1CAS/2WE
•
CBR refresh system
•
Selfrefresh mode
•
Output of RAS and CAS programmable waveforms
Table 4.3-1 Correspondence between Chip Select Areas and Selectable Bus Interfaces
Area
Selectable bus interface
Remarks
Usual bus
Time
sharing
DRAM
0
O
-
-
Reset time
1
O
-
-
2
O
-
-
3
O
-
-
4
O
-
O
5
O
-
O
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...