249
10.2 Serial Mode Register (SMR)
[bit 1] SCKE (SCLK Enable)
When communication is performed in CLK synchronous mode (mode 2), this bit specifies
whether to use the SC pin as a clock input pin or a clock output pin.
Set this bit to "0" in CLK asynchronous mode or external clock mode.
0: Clock input pin (initial value)
1: Clock output pin
<Note>
To use the SC pin as a clock input pin, set the CS0 bit in advance to 1 to select the external
clock.
[bit 0] SOE (Serial Output Enable)
There is an external pin (SO) that is also designed to be used for a general-purpose I/O port
pin. This bit specifies whether to use the external pin (SO) as a serial output pin or an I/O
port pin.
0: General-purpose I/O port pin (initial value)
1: Serial data output pin (SO)
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...