101
3.12 Reset Source Hold Circuit
3.12 Reset Source Hold Circuit
The reset source hold circuit holds the source of previous resetting. Reading the
circuit clears all flags to 0. Once a source flag is set, it is not cleared unless the circuit
is read.
■
Block Diagram of Reset Source Hold Circuit
Figure 3.12.1 is a block diagram of the reset source hold circuit.
Figure 3.12-1 Block Diagram of Reset Source Hold Circuit
■
Setting for Reset Source Holding
No special settings are required to use the reset source hold function. Provide an instruction to
read the reset source register and an instruction to branch to the appropriate program, at the
beginning of the program to be placed at the reset entry address.
PONR
PONR
WDOG
WDOG
ERST
ERST
SRST
SRST
clr
SRST
STCR
.or.
Internal bus
From power-on cell
RSTX pin
RSTX
input circuit
W
atchdog reset
detection circuit
State = RST
Initialized
by reading
Decoder
State
transi-
tion
circuit
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...