123
4.6 Area Mode Register 1 (AMD1)
4.6
Area Mode Register 1 (AMD1)
Area mode register 1 (AMD1) specifies the operation mode of chip select area 1 (area
specified by ASR1 and AMR1).
■
Configuration of Area Mode Register 1 (AMD1)
Area mode register 1 (AMD1) is configured as follows:
■
Bit Functions of Area Mode Register 1 (AMD1)
[bit 7] MPX (MultiPlex bit)
The MPX bit controls the time sharing I/O interface for address/data input-output.
This device type does not support employing a time sharing I/O bus.
Set this bit to "0".
[bit 4 and 3] BW1 and 0 (Bus Width bit)
BW1 and BW0 specify the bus width of area 1.
[bit 2 to 0] WTC 2 to 0 (Wait Cycle bit)
The WTC bits specify the number of wait cycles to be automatically inserted when the usual
bus interface is operating. Their operation is similar to WTC2 to WTC0 of AMD0; however,
they are reset to "000", and the number of wait cycles to be inserted becomes "0".
7
6
5
4
3
2
1
0
AMD1
0621
H
MPX
BW1
BW0 WTC2 WTC1 WTC0
0--00000
R/W
Address: 0000
Initial value
Access
BW1
BW0
Bus width
0
0
1
1
0
1
0
1
8 bits
16 bits
Setting disabled
Reserved
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...