193
4.17 Bus Timing
4.17.21 External Bus Request
This section provides external bus request timing charts.
■
Bus Control Release
Figure 4.17-38 Example of Bus Control Release Timing Chart
[Explanation of operation]
•
When performing bus arbitration by BRQ and BGRNTX, set the BRE bit of EPCR0 to "1".
•
When releasing bus control, set the corresponding pins to High-Z and assert BGRNTX one
cycle later.
■
Bus Control Acquisition
Figure 4.17-39 Example of Bus Control Acquisition Timing
[Explanation of operation]
•
When performing bus arbitration by BRQ and BGRNTX, set the BRE bit of EPCR0 to "1".
•
When acquiring bus control, negate BGRNTX and activate each pin one clock later.
CLK
A24-00
#0:1
high Z
D31-16
#0:1
high Z
RDX
high Z
BRQ
BGRNTX
1 cycle
CLK
A24-00
high Z
D31-16
high Z
RDX
high Z
BRQ
BGRNTX
1 cycle
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...