111
CHAPTER 4
BUS INTERFACE
This chapter explains the basic items of the external bus interface, register
configuration and functions, bus operations, and bus timing and provides bus
operation program samples.
4.1 Outline of Bus Interface
4.2 Chip Select Area
4.3 Bus Interface
4.4 Area Select Register (ASR) and Area Mask Register (AMR)
4.5 Area Mode Register 0 (AMD0)
4.6 Area Mode Register 1 (AMD1)
4.7 Area Mode Register 32 (AMD32)
4.8 Area Mode Register 4 (AMD4)
4.9 Area Mode Register 5 (AMD5)
4.10 DRAM Control Register 4/5 (DMCR4/5)
4.11 Refresh Control Register (RFCR)
4.12 External Pin Control Register 0 (EPCR0)
4.13 External Pin Control Register 1 (EPCR1)
4.14 DRAM Signal Control Register (DSCR)
4.15 Little Endian Register (LER)
4.16 Relationship between Data Bus Widths and Control Signals
4.17 Bus Timing
4.18 Internal Clock Multiplication (Clock Doubler)
4.19 Program Example for External Bus Operation
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...