137
4.14 DRAM Signal Control Register (DSCR)
[bit 3] C0HE
The C0HE bit controls the CS0H output. When this bit is reset, the output is inhibited.
0: Inhibits output (initial value).
1: Permits output.
[bit 2] C0LE
The C0LE bit controls the CS0L output. When this bit is reset, the output is inhibited.
0: Inhibits output (initial value).
1: Permits output.
[bit 1] RS1E
The RS1E bit controls the RAS1 output. When this bit is reset, the output is inhibited.
In this device type, because the RAS1 pin also serves as the DMAC E0P2 output, it is
controlled together with the EPSE2 and EPDE2 bits of the DMAC control register (DATCR)
as shown below.
[bit 0] RS0E
The RS0E bit controls the RAS0 output. When this bit is reset, the output is inhibited.
0: Inhibits output (initial value).
1: Permits output.
EPSE2
EPDE2
RS1E
0
0
0
1
1
0
0
1
0
1
0
1
X
X
X
Port (initial value)
RAS1 output
E0P2 output
E0P2 output
E0P2 output
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...