261
10.9 UART Interrupt Occurrence and Flag Setting Timing
■
Interrupt Flag Set Timing for Data Recepion in Mode 1
When the last stop bit is detected after data reception/transfer is completed, the ORE, FRE, and
RDRF flags are set to issue an interrupt request to the CPU. Since the length of data items that
can be received is eight bits, the data at the last bit, bit 9, indicates an address or that data is
invalid. If ORE or FRE is active, the SIDR data is invalid.
Figure 10.9-2 ORE, FRE, and RDRF Set Timing (Mode 1)
■
Interrupt Flag Set Timing for Data Reception in Mode 2
When the last data item (D7) is detected after data reception/transfer is completed, the ORE
and RDRF flags are set to issue an interrupt request to the CPU. If ORE is active, the SIDR
data is invalid.
Figure 10.9-3 ORE and RDRF Set Timing (Mode 2)
D7
Stop
ORE, FRE
RDRF
Reception interrupt
Data
Address/
data
D5
D6
D7
ORE
RDRF
Reception interrupt
Data
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...