247
10.1 Overview of UART
■
UART Block Diagram
Figure 10.1-2 is a UART block diagram.
Figure 10.1-2 UART Block Diagram
SC
SI
SO
SIDR
SODR
MD1
PEN
PE
MD0
P
ORE
SBL
FRE
SMR
SCR
CL
SSR
RDRF
CS0
A/D
TDRE
REC
SCKE
RXE
RIE
SOE
TXE
TIE
R - BUS
Control signal
Reception interrupt
(to CPU)
From U-TIMER
External clock
Clock
selection
circuit
Reception clock
Transmission clock
SC (clock)
Transmision interrupt
(to CPU)
(received data)
Reception
control circuit
Start bit
detection circuit
Reception
bit counter
Reception
parity counter
Transmission
control circuit
Tranmission
start circuit
Tranmission
bit counter
Tranmission
parity counter
(Transmit data)
Reception status
check circuit
Reception shifter
End of reception
Transmission shifter
Start of transmission
Reception error generation
signal for DMA (to DMAC)
register
register
register
Control signal
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...