227
8.2 Interrupt Controller Block Diagram
8.2
Interrupt Controller Block Diagram
Figure 8.2-1 is an interrupt controller block diagram.
■
Interrupt Controller Block Diagram
Figure 8.2-1 Block Diagram of the Interrupt Controller
INTO
OR
5
NMI
/
LEVEL4 to 0
4
HLDCAN
ICR00
RI00
6
/
VCT5 to 0
ICR47
RI47
(DLYIRQ)
DLYI
*1
*2
*3
R-BUS
NMI
processing
VECTOR check
LEVEL and VECTOR
generation
HLDREQ
cancel
request
*1: DLYI is the delayed interrupt module (See Chapter 7, "Delayed Interrupt Module," for more information.)
*2: INT0 is a wakeup signal for the clock controller in sleep or stop state.
*3: HLDCAN is a bus yield request signal to a bus master other than the CPU.
Priority check
LEVEL check
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...