106
CHAPTER 3 CLOCK GENERATOR AND CONTROLLER
[Example]
Code as follows to use the PLL clock after the clock doubler function is disabled:
[Example]
■
Note on Enabling or Disabling the Clock Doubler Function
Enabling or disabling the clock doubler function may cause a dead cycle in the internal clock. A
dead cycle appears as an error if it occurs during time measurement by a timer or UART
transfer.
■
Operating Frequency Combinations Depending on whether the Clock Doubler Function is Enabled or
Disabled
Table 3.14.1 lists the operating frequencies of this device that are applicable depending on the
combination of settings in the GCR register and the SLCT1 and SLCT0 bits of the PCTR
DOUBLER-OFF
LDI:20
#GCR,R0
BORL
#0001B,@R0
; Switches to the divide-by-two clock
(CHC = 1)
BANDH
#1110B,@R0
; Disables the clock doubler function
(DBLON = 0)
DOUBLER-OFF
LDI:20
#GCR,R0
BORL
#0001B,@R0
; Switches to the divide-by-two clock
(CHC = 1)
BANDH
#1110B,@R0
; Disables the clock doubler function
(DBLON = 0)
LDI:20
#PCTR,R1
LDI:8
#01000000B,R2
STB
R2,@R1
; PLL=25 MHz
BANDL
#1110,@R0
; Switches to the PLL clock (CHC = 0)
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...