131
4.11 Refresh Control Register (RFCR)
[bit 2] STR (STaRt bit)
The STR bit controls or starts and stops the downward counter.
0: STOP (initial value)
1: START
When the STR is set, the REL value is loaded into the downward counter.
When the REFE bit of the DMCR and the STR bit are set to "1", the CRB refresh operation is
performed.
[bit 1 and 0] CKS (ClocK Select bit)
The CKS bits select a clock source for the downward counter.
The downward counter uses the divide-by-32 output
Φ
of the timebase timer as a clock.
CKS1
CKS0
Source clock
Maximum number of clocks
0
0
Φ
(initial value
value)
2
6
(REL5 - 0: 6 bits) x 32 (divide-by-32 output) = 2048
0
1
Φ
/8
2
6
(REL5 - 0: 6 bits) x 32 (divide-by-32 output) x 8 = 16384
1
0
reserved
1
1
reserved
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...