392
APPENDIX C Pin Status for Each CPU Status
PF2
SC0,
OCPA3
Previous status
retained
Previous status
retained
Output Hi-Z/
Input fixed to 0
Previous status
retained
Output Hi-Z/
Input
allowed for
all pins
PF3
SI1, TRG2
PF4
SO1,
TRG3
PF5
SI2,
OCPA1
PF6
SO2,
OCPA2
PF7
OCPA0,
ATGX
Table C-4 Pin Status in 8-bit External Bus Mode (Continued)
Pin name
Function
During sleep
During stop
Bus release
(BGRNT)
Reset time
HIZX=0
HIZX=1
P:
when a general-purpose port is specified, F: when the specified function is selected
*1
Selfrefresh status is entered at selfrefresh start time. When selfrefresh is cleared,
the previous value is retained.
*2
Handled when DRAM pin is set.
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...