108
CHAPTER 3 CLOCK GENERATOR AND CONTROLLER
3.15 Example of PLL Clock Setting
This section provides an example of PLL clock setting and an example of the
assembler source.
■
Example of PLL Clock Setting
An example of the procedure for switching to 25 MHz operation using PLL (in the case of 12.5
MHz oscillation) is shown below:
Figure 3.15-1 Example of PLL Clock Setting
<Notes>
•
The DBLON, VSTP, and SLCT0 bits can be set in any order.
No
CHC = 1
CHC < -1
Yes
No
DBLON = 0
DBLON < -0
Yes
DBLACK = 0
No
Yes
No
VSTP = 0
VSTP
< -0
Yes
WAIT 100
SLCT0 < -1
CHC < -0
When making a PLL setting, switch the clock
to the divide-by-two clock in advance.
Since this model does not support the clock doubler
function, use the initial setting as is.
Restart the PLL if it is stopped. Design software
so that 100 microseconds or more are allowed until
oscillation stabilizes after the PLL restarts.
Switch the PLL output tap to 25 MHz.
Switch the divide-by-two clock to the PLL clock.
S
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...