388
APPENDIX C Pin Status for Each CPU Status
PA6
CLK
P: Previous
status retained
F: CLK output
P, F: Previous
status retained
Output Hi-Z/
Input fixed to 0
CLK Output
CLK
Output
PB0
RAS0
P: Previous
status retained
F: Previous
value retained
Executed when
DRAM pin is
set.
P: Previous
status retained
F: Previous
value retained
During refresh
(*1)
P: Previous
status retained
F: Previous value
retained
Operation during
DRAM terminal
setting
Output Hi-Z/
Input
allowed for
all pins
PB1
CS0L
PB2
CS0H
PB3
DW0X
PB4
RAS1
EOP2
Previous
value retained
PB5
CS1L
DREQ2
Previous
value retained
PB6
CS1H
DACK2
Previous
value retained
PB7
DW1X
AN0 to
AN3
AN0-3
Previous status
retained
Previous status
retained
PE0 to
PE2
INT0-INT2
Input
possible
Input
possible
PE3
INT3
SC2
Previous status
retained
PE4 to
PE5
DREQ0-
DREQ1
PE6 to
PE7
DACK0-
DACK1
PF0
SI0, TRG0
PF1
SO0,
TRG1
PF2
SC0,
OCPA3
PF3
SI1, TRG2
Table C-3 Pin Status for 16-bit External Bus Length and 2CA1WR Mode (Continued)
Pin name
Function
During sleep
During stop
Bus release
(BGRNT)
Reset time
HIZX=0
HIZX=1
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...