xvii
TABLES
Table 1.4-1
FBGA Package Pin Names ....................................................................................................... 13
Table 1.5-1
Pin Functions (1/5) .................................................................................................................... 14
Table 1.5-2
Pin Functions (2/5) .................................................................................................................... 15
Table 1.5-3
Pin Functions (3/5) .................................................................................................................... 17
Table 1.5-4
Pin Functions (4/5) .................................................................................................................... 18
Table 1.5-5
Pin Functions (5/5) .................................................................................................................... 20
Table 1.6-1
I/O circuit format (1/2) ................................................................................................................ 22
Table 1.6-2
I/O circuit format (1/2) ................................................................................................................ 23
Table 2.8-1
Interrupt Level .......................................................................................................................... 54
Table 2.8-2
Assignments of Interrupt Causes and Interrupt Vectors ............................................................ 56
Table 2.8-3
Vector Table ............................................................................................................................. 61
Table 2.8-4
Priority for EIT Event Acceptance and Masking Other Events .................................................. 62
Table 2.8-5
EIT Handler Execution Order .................................................................................................... 63
Table 2.10-1
Mode Pins and Setting Modes ................................................................................................... 69
Table 2.10-2
Bus Mode Setting Bit and the Function .................................................................................... 70
Table 3.2-1
Watchdog Timer Cycles Specified by WT1 and WT0 ................................................................ 77
Table 3.3-1
Oscillation Stabilization Wait Time Specified by OSC1 and OSC0 ........................................... 79
Table 3.6-1
CPU Machine Clock .................................................................................................................. 82
Table 3.6-2
Peripheral Machine Clock .......................................................................................................... 83
Table 3.7-1
Watchdog Timer Cycles Specified by WT1 and WT0 ................................................................ 85
Table 3.10-1
Types of Operation in Standby Mode ........................................................................................ 90
Table 3.14-1
Operating Frequency Combinations Depending on whether the Clock Doubler
Function is Enabled or Disabled .............................................................................................. 107
Table 4.3-1
Correspondence between Chip Select Areas and Selectable Bus Interfaces ......................... 116
Table 4.10-1
Page Size of DRAM Connected .............................................................................................. 127
Table 4.10-2
Combinations of Bus Widths Available in Areas 4 and 5 ......................................................... 129
Table 4.15-1
Mode Setting Using the Combination of Bits (LE2, LE1, and LE0) ........................................ 138
Table 4.16-1
Relationship between Data Bus Widths and Control Signals .................................................. 140
Table 4.16-2
Functions and Bus Widths of DRAM Control Pins ................................................................... 155
Table 4.16-3
Page Size Select Bits .............................................................................................................. 156
Table 5.4-1
External Bus Functions to be Selected (1/4) ........................................................................... 205
Table 5.4-2
External Bus Functions to be Selected (2/4) ........................................................................... 206
Table 5.4-3
External Bus Functions to be Selected (3/4) ........................................................................... 207
Table 5.4-4
External Bus Functions to be Selected (4/4) ........................................................................... 209
Table 6.4-1
External Interrupt Request Mode ............................................................................................. 215
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...