63
2.8 EIT (Exception, Interrupt, and Trap)
Figure 2.8.2 shows an example of multiple EIT processing.
Figure 2.8-2 Example of Multiple EIT Processing
Table 2.8-5 EIT Handler Execution Order
Handler execution order
Event
1
Reset (*1)
2
Undefined-instruction exception
3
Step-trace-trap *
2
4
INTE instruction *
2
5
NMI (for user)
6
INT instruction
7
User interrupt
8
Coprocessor nonexistent trap
Coprocessor error trap
*1:
The other EIT events are discarded.
*2:
The INTE instruction cannot be used in an environment where a step-trace-trap
EIT event occurs.
Main routine
NMI handler
INT instruction
handler
Priority
(High) NMI occurrence
(Low) INT instruction
execution
Executed first
Executed next
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...