54
CHAPTER 2 CPU
2.8.1
EIT Interrupt Levels
The EIT interrupt levels range from 0 to 31, which are managed using five bits.
■
Interrupt Levels
Table 2.8.1 summarizes the assignments of the EIT interrupt levels.
Operation can be performed on levels 16 to 31.
Undefined-instruction exceptions, coprocessor nonexistent traps, coprocessor error traps, and
INT instructions are not affected by interrupt levels. ILM is not changed either.
Table 2.8-1 Interrupt Level
Level
Cause
Remarks
Binary
Decimal
00000
0
(Reserved by the system)
When the original value of ILM is
one from 16 to 31, no value within
this range can be set in ILM by a
program.
:
:
:
:
:
:
00011
3
(Reserved by the system)
00100
4
INTE instruction
Step-trace-trap
00101
5
(Reserved by the system)
:
:
:
:
:
:
01110
14
(Reserved by the system)
01111
15
NMI (for the user)
10000
16
Interrupt
When ILM is set, user interrupts are
inhibited.
10001
17
Interrupt
:
:
:
:
:
:
11110
30
Interrupt
11111
31
-
When ICR is set, interrupts are
inhibited.
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...